add register_8b_premium
This commit is contained in:
父節點
2dd691bf99
當前提交
f589e4fc86
1818
register_8b_premium/register_8b_premium.bdf
Normal file
1818
register_8b_premium/register_8b_premium.bdf
Normal file
檔案差異因為檔案過大而無法顯示
載入差異
169
register_8b_premium/register_8b_premium.bsf
Normal file
169
register_8b_premium/register_8b_premium.bsf
Normal file
@ -0,0 +1,169 @@
|
||||
/*
|
||||
WARNING: Do NOT edit the input and output ports in this file in a text
|
||||
editor if you plan to continue editing the block that represents it in
|
||||
the Block Editor! File corruption is VERY likely to occur.
|
||||
*/
|
||||
/*
|
||||
Copyright (C) 1991-2009 Altera Corporation
|
||||
Your use of Altera Corporation's design tools, logic functions
|
||||
and other software and tools, and its AMPP partner logic
|
||||
functions, and any output files from any of the foregoing
|
||||
(including device programming or simulation files), and any
|
||||
associated documentation or information are expressly subject
|
||||
to the terms and conditions of the Altera Program License
|
||||
Subscription Agreement, Altera MegaCore Function License
|
||||
Agreement, or other applicable license agreement, including,
|
||||
without limitation, that your use is for the sole purpose of
|
||||
programming logic devices manufactured by Altera and sold by
|
||||
Altera or its authorized distributors. Please refer to the
|
||||
applicable agreement for further details.
|
||||
*/
|
||||
(header "symbol" (version "1.1"))
|
||||
(symbol
|
||||
(rect 16 16 136 272)
|
||||
(text "register_8b_premium" (rect 5 0 124 14)(font "Arial" (font_size 8)))
|
||||
(text "inst" (rect 8 240 25 252)(font "Arial" ))
|
||||
(port
|
||||
(pt 0 32)
|
||||
(input)
|
||||
(text "EN_IN" (rect 0 0 33 14)(font "Arial" (font_size 8)))
|
||||
(text "EN_IN" (rect 21 27 54 41)(font "Arial" (font_size 8)))
|
||||
(line (pt 0 32)(pt 16 32)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 0 48)
|
||||
(input)
|
||||
(text "EN_OUT" (rect 0 0 47 14)(font "Arial" (font_size 8)))
|
||||
(text "EN_OUT" (rect 21 43 68 57)(font "Arial" (font_size 8)))
|
||||
(line (pt 0 48)(pt 16 48)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 0 64)
|
||||
(input)
|
||||
(text "CLR" (rect 0 0 23 14)(font "Arial" (font_size 8)))
|
||||
(text "CLR" (rect 21 59 44 73)(font "Arial" (font_size 8)))
|
||||
(line (pt 0 64)(pt 16 64)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 0 80)
|
||||
(input)
|
||||
(text "CP" (rect 0 0 15 14)(font "Arial" (font_size 8)))
|
||||
(text "CP" (rect 21 75 36 89)(font "Arial" (font_size 8)))
|
||||
(line (pt 0 80)(pt 16 80)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 0 96)
|
||||
(input)
|
||||
(text "D7" (rect 0 0 15 14)(font "Arial" (font_size 8)))
|
||||
(text "D7" (rect 21 91 36 105)(font "Arial" (font_size 8)))
|
||||
(line (pt 0 96)(pt 16 96)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 0 112)
|
||||
(input)
|
||||
(text "D6" (rect 0 0 15 14)(font "Arial" (font_size 8)))
|
||||
(text "D6" (rect 21 107 36 121)(font "Arial" (font_size 8)))
|
||||
(line (pt 0 112)(pt 16 112)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 0 128)
|
||||
(input)
|
||||
(text "D5" (rect 0 0 15 14)(font "Arial" (font_size 8)))
|
||||
(text "D5" (rect 21 123 36 137)(font "Arial" (font_size 8)))
|
||||
(line (pt 0 128)(pt 16 128)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 0 144)
|
||||
(input)
|
||||
(text "D4" (rect 0 0 15 14)(font "Arial" (font_size 8)))
|
||||
(text "D4" (rect 21 139 36 153)(font "Arial" (font_size 8)))
|
||||
(line (pt 0 144)(pt 16 144)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 0 160)
|
||||
(input)
|
||||
(text "D3" (rect 0 0 15 14)(font "Arial" (font_size 8)))
|
||||
(text "D3" (rect 21 155 36 169)(font "Arial" (font_size 8)))
|
||||
(line (pt 0 160)(pt 16 160)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 0 176)
|
||||
(input)
|
||||
(text "D2" (rect 0 0 15 14)(font "Arial" (font_size 8)))
|
||||
(text "D2" (rect 21 171 36 185)(font "Arial" (font_size 8)))
|
||||
(line (pt 0 176)(pt 16 176)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 0 192)
|
||||
(input)
|
||||
(text "D1" (rect 0 0 15 14)(font "Arial" (font_size 8)))
|
||||
(text "D1" (rect 21 187 36 201)(font "Arial" (font_size 8)))
|
||||
(line (pt 0 192)(pt 16 192)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 0 208)
|
||||
(input)
|
||||
(text "D0" (rect 0 0 15 14)(font "Arial" (font_size 8)))
|
||||
(text "D0" (rect 21 203 36 217)(font "Arial" (font_size 8)))
|
||||
(line (pt 0 208)(pt 16 208)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 120 32)
|
||||
(output)
|
||||
(text "Q7" (rect 0 0 16 14)(font "Arial" (font_size 8)))
|
||||
(text "Q7" (rect 83 27 99 41)(font "Arial" (font_size 8)))
|
||||
(line (pt 120 32)(pt 104 32)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 120 48)
|
||||
(output)
|
||||
(text "Q6" (rect 0 0 16 14)(font "Arial" (font_size 8)))
|
||||
(text "Q6" (rect 83 43 99 57)(font "Arial" (font_size 8)))
|
||||
(line (pt 120 48)(pt 104 48)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 120 64)
|
||||
(output)
|
||||
(text "Q5" (rect 0 0 16 14)(font "Arial" (font_size 8)))
|
||||
(text "Q5" (rect 83 59 99 73)(font "Arial" (font_size 8)))
|
||||
(line (pt 120 64)(pt 104 64)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 120 80)
|
||||
(output)
|
||||
(text "Q4" (rect 0 0 16 14)(font "Arial" (font_size 8)))
|
||||
(text "Q4" (rect 83 75 99 89)(font "Arial" (font_size 8)))
|
||||
(line (pt 120 80)(pt 104 80)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 120 96)
|
||||
(output)
|
||||
(text "Q3" (rect 0 0 16 14)(font "Arial" (font_size 8)))
|
||||
(text "Q3" (rect 83 91 99 105)(font "Arial" (font_size 8)))
|
||||
(line (pt 120 96)(pt 104 96)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 120 112)
|
||||
(output)
|
||||
(text "Q2" (rect 0 0 16 14)(font "Arial" (font_size 8)))
|
||||
(text "Q2" (rect 83 107 99 121)(font "Arial" (font_size 8)))
|
||||
(line (pt 120 112)(pt 104 112)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 120 128)
|
||||
(output)
|
||||
(text "Q1" (rect 0 0 16 14)(font "Arial" (font_size 8)))
|
||||
(text "Q1" (rect 83 123 99 137)(font "Arial" (font_size 8)))
|
||||
(line (pt 120 128)(pt 104 128)(line_width 1))
|
||||
)
|
||||
(port
|
||||
(pt 120 144)
|
||||
(output)
|
||||
(text "Q0" (rect 0 0 16 14)(font "Arial" (font_size 8)))
|
||||
(text "Q0" (rect 83 139 99 153)(font "Arial" (font_size 8)))
|
||||
(line (pt 120 144)(pt 104 144)(line_width 1))
|
||||
)
|
||||
(drawing
|
||||
(rectangle (rect 16 16 104 240)(line_width 1))
|
||||
)
|
||||
)
|
30
register_8b_premium/register_8b_premium.qpf
Normal file
30
register_8b_premium/register_8b_premium.qpf
Normal file
@ -0,0 +1,30 @@
|
||||
# -------------------------------------------------------------------------- #
|
||||
#
|
||||
# Copyright (C) 1991-2009 Altera Corporation
|
||||
# Your use of Altera Corporation's design tools, logic functions
|
||||
# and other software and tools, and its AMPP partner logic
|
||||
# functions, and any output files from any of the foregoing
|
||||
# (including device programming or simulation files), and any
|
||||
# associated documentation or information are expressly subject
|
||||
# to the terms and conditions of the Altera Program License
|
||||
# Subscription Agreement, Altera MegaCore Function License
|
||||
# Agreement, or other applicable license agreement, including,
|
||||
# without limitation, that your use is for the sole purpose of
|
||||
# programming logic devices manufactured by Altera and sold by
|
||||
# Altera or its authorized distributors. Please refer to the
|
||||
# applicable agreement for further details.
|
||||
#
|
||||
# -------------------------------------------------------------------------- #
|
||||
#
|
||||
# Quartus II
|
||||
# Version 9.0 Build 235 06/17/2009 Service Pack 2 SJ Web Edition
|
||||
# Date created = 16:30:30 March 29, 2022
|
||||
#
|
||||
# -------------------------------------------------------------------------- #
|
||||
|
||||
QUARTUS_VERSION = "9.0"
|
||||
DATE = "16:30:30 March 29, 2022"
|
||||
|
||||
# Revisions
|
||||
|
||||
PROJECT_REVISION = "register_8b_premium"
|
48
register_8b_premium/register_8b_premium.qsf
Normal file
48
register_8b_premium/register_8b_premium.qsf
Normal file
@ -0,0 +1,48 @@
|
||||
# -------------------------------------------------------------------------- #
|
||||
#
|
||||
# Copyright (C) 1991-2009 Altera Corporation
|
||||
# Your use of Altera Corporation's design tools, logic functions
|
||||
# and other software and tools, and its AMPP partner logic
|
||||
# functions, and any output files from any of the foregoing
|
||||
# (including device programming or simulation files), and any
|
||||
# associated documentation or information are expressly subject
|
||||
# to the terms and conditions of the Altera Program License
|
||||
# Subscription Agreement, Altera MegaCore Function License
|
||||
# Agreement, or other applicable license agreement, including,
|
||||
# without limitation, that your use is for the sole purpose of
|
||||
# programming logic devices manufactured by Altera and sold by
|
||||
# Altera or its authorized distributors. Please refer to the
|
||||
# applicable agreement for further details.
|
||||
#
|
||||
# -------------------------------------------------------------------------- #
|
||||
#
|
||||
# Quartus II
|
||||
# Version 9.0 Build 235 06/17/2009 Service Pack 2 SJ Web Edition
|
||||
# Date created = 16:30:30 March 29, 2022
|
||||
#
|
||||
# -------------------------------------------------------------------------- #
|
||||
#
|
||||
# Notes:
|
||||
#
|
||||
# 1) The default values for assignments are stored in the file:
|
||||
# register_8b_premium_assignment_defaults.qdf
|
||||
# If this file doesn't exist, see file:
|
||||
# assignment_defaults.qdf
|
||||
#
|
||||
# 2) Altera recommends that you do not modify this file. This
|
||||
# file is updated automatically by the Quartus II software
|
||||
# and any changes you make may be lost or overwritten.
|
||||
#
|
||||
# -------------------------------------------------------------------------- #
|
||||
|
||||
|
||||
set_global_assignment -name FAMILY "Cyclone II"
|
||||
set_global_assignment -name DEVICE EP2C8Q208C8
|
||||
set_global_assignment -name TOP_LEVEL_ENTITY register_8b_premium
|
||||
set_global_assignment -name ORIGINAL_QUARTUS_VERSION "9.0 SP2"
|
||||
set_global_assignment -name PROJECT_CREATION_TIME_DATE "16:30:30 MARCH 29, 2022"
|
||||
set_global_assignment -name LAST_QUARTUS_VERSION "9.0 SP2"
|
||||
set_global_assignment -name USE_GENERATED_PHYSICAL_CONSTRAINTS OFF -section_id eda_blast_fpga
|
||||
set_global_assignment -name MIN_CORE_JUNCTION_TEMP 0
|
||||
set_global_assignment -name MAX_CORE_JUNCTION_TEMP 85
|
||||
set_global_assignment -name BDF_FILE register_8b_premium.bdf
|
載入中…
x
新增問題並參考
Block a user